
Proxelera helps semiconductor teams reduce risk and accelerate silicon delivery with end-to-end product engineering. It delivers ASIC/SoC design, RTL, verification, FPGA prototyping, and embedded software, including IP design and post-silicon validation. The company performs physical design, fab interfacing, and silicon productization, leveraging SystemVerilog, UVM, Python, C/C++, Linux, and Yocto. It supports collaboration with hardware teams and offers outcome-based engagements and royalty-based models, serving global semiconductor customers. With over 190 engineers across Bengaluru and Mysuru and global sales in the USA and Japan, Proxelera scales turnkey chip design projects.

Proxelera helps semiconductor teams reduce risk and accelerate silicon delivery with end-to-end product engineering. It delivers ASIC/SoC design, RTL, verification, FPGA prototyping, and embedded software, including IP design and post-silicon validation. The company performs physical design, fab interfacing, and silicon productization, leveraging SystemVerilog, UVM, Python, C/C++, Linux, and Yocto. It supports collaboration with hardware teams and offers outcome-based engagements and royalty-based models, serving global semiconductor customers. With over 190 engineers across Bengaluru and Mysuru and global sales in the USA and Japan, Proxelera scales turnkey chip design projects.
Greetings!!!
We are hiring a hands-on SOC verification engineer with strong UVM, and test Bench Architecture Own end-to-end verification of complex SoCs or large subsystems
Job Location - Bangalore
What you’ll do
*Understand SOC architecture, Micro-architecture and Design Specifications
*Create and own SOC level verification plans
*Develop modular, reusable UVM testbench architecture includes agents, scoreboard, Drivers, sequencers and Monitors
*Implement constrained random and direct test scenarios
*Lead SoC-level verification: IP integration, coherency, low-power modes, resets/boot, and performance validation
*Work closely with RTL, architecture, DFT, and firmware teams Support silicon bring-up and pre-/post-silicon correlation
What we’re looking for
What won’t be considered
FPGA/emulation-only experience does not count
Pure management without recent hands-on work